## CS4100: Computer System Design

**Exploiting ILP: Superscalar Processors** 



### Madhu Mutyam

PACE Laboratory
Department of Computer Science and Engineering
Indian Institute of Technology Madras



Sept 25-Oct 1, 2015

## Limitations of Scalar Pipelines

- ► Single *k*-stage instruction pipelines
  - All instructions, regardless of type, traverse through the same set of pipeline stages
  - At most one instruction can be resident in each pipeline stage at any time
  - ► Instructions advance through the pipeline stages in a lockstep fashion
- ► Fundamental limitations
  - ► The maximum throughput for a scalar pipeline is bounded by one instruction per cycle
  - ► The unification of all instruction types into one pipeline can yield an inefficient design
  - The stalling of a lockstep or rigid scalar pipeline induces unnecessary pipeline bubbles

Madhu Mutyam (HT Madras)

Sept 25-Oct 1, 20

## From Scalar to Superscalar Pipelines



- Parallel Pipelines
  - ► Speedup of a scalar pipeline is determined by the *depth* of the pipeline
  - ▶ Speedup of a parallel pipeline is determined by the *width* of the pipeline

## From Scalar To Superscalar Pipelines (Contd)

Diversified pipelines



m (HT Madras) Sept 25-Oct 1,

## From Scalar to Superscalar Pipelines (Contd)

## Dynamic pipelines



## Instruction Level Parallelism (ILP)

- ► Pipeline CPI = Ideal pipeline CPI + stalls due to pipeline hazards
- ► Exploit ILP to minimize pipeline stalls
- ▶ Identify independent instructions and schedule them appropriately
- ► Compiler optimizations for exposing ILP
- Dynamic scheduling

yam (HT Madras)

25-Oct 1, 2015

Madhu Mutyam (HT Mad

Sept 25-Oct 1, 201

4/23

## Data Dependences

▶ Instruction i is data dependent on instruction i if either





- A data dependence conveys:
  - ▶ the possibility of a hazard
  - ▶ the order in which results must be calculated
  - $\triangleright$  an upper bound on the # of instructions that can be executed parallely
- Dependences that flow through memory locations are difficult to detect



## Name Dependences

- ▶ Occur when two instructions use the same register or memory location, but no flow of information
  - Anti-dependence





▶ Register renaming can be used to resolve the name dependences

## Data Hazards

- ▶ A hazard exists whenever there is a *dependence* between instructions, which are at a close distance
- ► Consider instructions *i* and *j* such that *i* proceeds *j* in program order:
  - ► RAW hazard



▶ WAW hazard Reg/Mem

Instruction order: i < j





- ▶ RAW corresponds to true dependence
- WAW corresponds to output dependence
- ▶ WAR corresponds to anti-dependence
- ► Goal of compiler or hardware techniques is to exploit parallelism by preserving program order only where it affects the program outcome

## Control Dependences

- ▶ Ordering of an instruction w.r.t. a branch instruction
  - ▶ An instruction that is *control dependent* on a branch cannot be moved before the branch
  - ▶ An instruction that is *not control dependent* on a branch cannot be moved after the branch
- As long as program correctness is maintained, control dependence can be violated
  - ▶ Preserve *exception behaviour* and *data flow* for program correctness

| DADDU | R2, R3, R4 |
|-------|------------|
| BEQZ  | R2, L1     |
| LW    | R1, 0(R2)  |

|     | DADDU<br>BEQZ<br>DSUBU | R1, R2, R3<br>R4, L1<br>R1, R5, R6 |
|-----|------------------------|------------------------------------|
| L1: | OR                     | R7, R1, R8                         |

|     | DADDU | R1, R2, R3 |
|-----|-------|------------|
|     | BEQZ  | R10, L1    |
|     | DSUBU | R4, R5, R6 |
|     | DADDU | R5, R4, R9 |
| L1: | OR    | R7, R8, R9 |

Inst i

## Compiler Optimizations for Exposing ILP

- Pipeline scheduling
  - ▶ Separate the execution of a dependent instruction from the source instruction by the pipeline latency of the source instruction
- Loop unrolling
  - ▶ Replicate the loop body multiple times and adjust the loop terminating condition
  - ▶ Code size increases

## Multi-Cycle Functional Units



#### Instruction pipeline

| Instruction      | Instruction  | Latency in   |
|------------------|--------------|--------------|
| producing result | using result | clock cycles |
| FP ALU op        | FP ALU op    | 3            |
| FP ALU op        | Store double | 2            |
| Load double      | FP ALU op    | 1            |
| Load double      | Store double | 0            |





## Conditional Branches Limit Performance

- Make a branch prediction and speculatively execute the instructions in the predicted path
- For each misprediction, recover the state of the processor to the point before the mispredicted branch
- Branch misprediction penalty increases as the pipelines deepen and the number of outstanding instructions increases

## **Branch Prediction Mechanisms**

- ▶ Predict the branch direction whether a conditional branch is taken or not taken
- Predict the branch target
- Static branch prediction techniques
  - ▶ always-not-taken, always-taken
- ▶ Dynamic branch prediction techniques
  - ▶ 2-bit dynamic branch prediction, correlating branch prediction, ...

## Motivation for Correlating Branch Prediction



PC(B2): 110100 2-bit dynamic branch predictor Branch prediction: NNNNNNN

## **Correlating Branch Prediction**

- Prediction accuracy may be improved if the recent behavior of other branches is taken into consideration
- (m, n) predictor uses the behavior of the last m branches to choose from  $2^m$  branch predictors, each of which is an *n*-bit predictor for a single branch



# Illustrating (3, 2)-Correlating Branch Prediction



Branch Prediction: N N N N N N N N T Branch Outcome: T N N N T N N N T

## **Tournament Branch Predictor**

- Adaptively combines local and global branch predictor behavior
- ► Tournament predictor used in Alpha 21264:



## Working of the Tournament Branch Predictor

- Local prediction table: a branch is predicted to be taken if the value of a 3-bit saturating counter is  $\geq 4$
- Global prediction table: a branch is predicted to be taken if the value of a 2-bit saturating counter is > 2
- Prediction is made if both the local and global predictions are same
- If the local and global predictions do not match, consult the choice prediction table
- Choice prediction table chooses
  - ▶ The global prediction's decision if the value of a 2-bit saturating counter is
  - ▶ The local prediction's decision if the value of a 2-bit saturating counter is

## Illustrating the Tournament Branch Prediction



## **Branch Target Buffers**

- ► Cache-like structure to store the last seen target address for branches
- Accessed in parallel with branch prediction algorithm



## Thank You